Military Technical College Kobry El-kobbah, Cairo, Egypt



5<sup>th</sup> International Conference on Electrical Engineering ICEENG 2006

# Modeling of Current-Voltage Characteristics of Deep Submicron MOSFET

AL-Kabbani, A. S. S.\*, Hassan, M. F. M.\*\*, and Serag El-Deen, M.\*

## ABSTRACT

One of the deficiencies of many MOSFET models is that they are regional and can have discontinuities at the boundaries between regimes. This causes problems for deriving the conductance in circuit simulation.

In this paper, a physical one-dimensional MOSFET model is developed. Discontinuities between linear and saturation regimes are avoided using one-region closed-form equation for the drain current. The strong inversion current-voltage (I-V) characteristics for submicron n-channel MOSFET which is suitable for circuit simulation and rapid process characterization are presented. The model is also suitable as a starting solution for two-dimensional numerical modeling.

The resulting drain current is continuous over the entire operating range of the transistor. The calculated drain current is in agreement with publishing data using similar approaches.

### **KEY WORDS**

MOSFET, Current-voltage characteristics, Submicron semiconductor devices.

<sup>\*</sup> Faculty of Engineering, Al-Azhar University

<sup>\*\*</sup> Higher Institute of Technology, Benha University

### Introduction

The ULSI technology has driven the MOSFET into the deep submicron miniaturized structures. Although models based on quantum transport are needed to characterize these devices, there is a need to quick and reliable models to be incorporated in the present circuit simulators.

Realizing the fact that MOSFET's, no matter how small they are, still obey the fundamental MOS device physics , and that short-channel effects are gradual effects as the channel length is reduced, many models have been built to express the drain current in one equation and avoid discontinuities arise in some previous models. Moon, et al [1] proposed a semi-empirical strong inversion I – V model for submicron n-channel MOSFET's suitable for circuit simulation and rapid process characterization. Their model was based on a velocity-field relationship in the linear region and finite drain conductance due to channel length modulation effect in the saturation region. Joardar, et al [2] proposed MOSFET model that has overcome the discontinuities at the boundary between forward and reverse modes of operation. They used a proper velocity-field expression and applied a smoothing function at the transition between linear and saturation regions. This model has been implemented in MCSPICE simulator. Zhou and Lim [3] formulated a compact I – V models for deep submicron MOSFET devices. The model is a one-region closed-form equation that resembles the same form as long channel one, which covers full range of channel length and bias conditions. Abebe et al [4] used the methods of asymptotic analysis for modeling the I – V characteristics of MOSFET.

This paper reports an approach for the inversion layer charge and the current-voltage characteristics of n-channel MOSFET transistor. The transistor with its external bias is shown in Fig.1. It has a metal electrode as a gate, an oxide layer and a p-substrate. The source and drain regions are n-type.

### **Inversion Layer Charge**

The solution of Poisson equation permits to obtain an expression of the inversion layer charge as a function of the gate voltage, the oxide capacitance and the depletion capacitance. The vertical electric field and the lateral electric field are assumed to be independent of each other. The separation of the electric field in the depletion layer and that in the inverted channel permits the solution of the Poisson equation in each region.



Fig.1 An n-channel MOSFET with external biases

The Poisson equation is

$$\frac{d^2 \psi}{dx^2} = \frac{e}{\varepsilon_s} (n - p + N)$$
(1)

Where  $\psi$  is the potential in the channel, x is the coordinate perpendicular to the channel,  $\varepsilon_s$  is the silicon permittivity, e is the electronic charge, n is the electron density, p is the hole density and N is the substrate doping.

$$\mathbf{n} = \mathbf{n}_{i} \mathbf{e}^{(\psi - \phi_{f})/\phi_{t}}$$
(2)

$$\mathbf{p} = \mathbf{n}_{i} \mathbf{e}^{(\phi_{f} - \psi)/\phi_{t}}$$
(3)

Where  $n_i$  is the intrinsic carrier density,  $\phi_f$  if the Fermi potential and  $\phi_t$  is the thermal voltage.

In this model, p-silicon substrate is considered. The hole density in the depletion region is neglected. The neutral p-substrate is used as the potential reference, that is,  $\psi = 0$ , then Eq. (3) may be written as

$$\frac{\mathbf{n}_{i}}{\mathbf{N}} = \mathbf{e}^{-\mathbf{\phi}_{f}/\mathbf{\phi}_{t}} \tag{4}$$

Poisson equation may be multiplied by  $d\Psi/dx$  and integrated to

$$\frac{1}{2}\frac{d}{dx}\left(\frac{d\psi}{dx}\right)^2 = \frac{\phi_t}{L_D^2}\frac{d}{dx}\left(\psi + \phi_t e^{(\psi - 2\phi_f)/\phi_t}\right)$$
(5)

where L<sub>D</sub> is the extrinsic Debye length given by

$$L_{\rm D} = \sqrt{\frac{\epsilon_{\rm s} \phi_{\rm t}}{e N}}$$
(6)

Integrating Eq. (5) with the boundary condition

$$\begin{array}{ll} \psi = \psi_s & x = 0 \\ = 0 & x = x_d \\ d\psi/dx = 0 & x = x_d \end{array}$$

where  $x_d$  is the space charge width and  $\Psi_s$  is the surface potential, gives the surface electric field  $F_s = -d\psi/dx$ , from which the surface charge per unit area is then

$$Q_{s} = -\varepsilon_{s}F_{s} = -C_{FB}\sqrt{2\phi_{t}(\psi_{s} + \phi_{t}e^{(\psi_{s} - 2\phi_{f})/\phi_{t}})}$$
(7)

Where  $C_{FB}$  is the flat band capacitance given by

$$C_{FB} = \varepsilon_s / L_D \tag{8}$$

The bulk charge  $Q_B$  is given by

$$Q_{\rm B} = \sqrt{2e\epsilon_{\rm s}N\psi_{\rm s}} = \gamma C_{\rm o}\sqrt{\psi_{\rm s}}$$
(9)

where  $\gamma = \sqrt{2e\epsilon_s N} / C_o$  and is the oxide capacitance per unit area.

The inversion layer charge is then

CS - 7 - 4

CS - 7 - 5

$$Q_{I} = Q_{s} - Q_{B} = -\gamma C_{0} \left( \sqrt{(\psi_{s} + \varphi_{t} e^{(\psi_{s} - 2\varphi_{f})/\varphi_{t}})} - \sqrt{\psi_{s}} \right)$$
(10)

When a gate voltage  $V_{GB}$  relative to the substrate is applied, then

$$V_{GB} = V_{FB} + \psi_{s} - Q_{s}/C_{o}$$
$$= V_{FB} + \psi_{s} + \gamma \sqrt{(\psi_{s} + \varphi_{t}e^{(\psi_{s} - 2\varphi_{f})/\varphi_{t}})}$$
(11)

where  $V_{FB}$  is the flat band voltage.

Eq.(11) gives the relation between the gate bias and the surface potential. Three regions of operation have been considered [4]. They are the weak, moderate and strong-inversion regions.

#### **Threshold Voltage**

The threshold voltage specifies the critical gate voltage at which inversion layer is formed to a significant extent, giving rise to rapid increase of the inverse charge for higher gate voltages. The threshold voltage supports a bulk charge  $Q_B$  and at the same time introduces a band bending at the surface to reach the strong inversion potential  $\phi_{si}$ . In addition it includes the metal-semiconductor work-function difference  $\phi_{ms}$  and the oxide charge  $Q_o$ . Therefore, the threshold voltage is

$$V_T = V_{FB} + \varphi_{si} - gQ_B/C_o \tag{12}$$

The flat band voltage is given by

$$V_{FB} = \varphi_{ms} - Q_o/C_o \tag{13}$$

If a voltage  $\psi$  is established in the channel by external voltages at the source and drain under strong inversion, the bulk charge Q<sub>B</sub> from Eq. (9) can be written as

$$Q_{\rm B} = \sqrt{2e\varepsilon_{\rm s}N(\psi + \phi_{\rm si})}$$
(14)

If the p-substrate has a negative voltage  $-V_{BS},$  the negative space charge layer is widened and  $Q_B$  is now

$$Q_{\rm B} = \sqrt{2e\varepsilon_{\rm s}N(\psi + \phi_{\rm si} + V_{\rm SB})}$$
(15)

g is the geometric factor to account of the short channel effect and is given by [5]

$$g = 1 - \frac{r_j}{L} \left( \sqrt{1 + \frac{2x_{dm}}{r_j}} \quad 1 \right)$$
(16)

where L is the channel length and  $r_i$  is the junction depth.

#### **Current – voltage relation**

The inversion layer charge is obtained using Eq. (9) and Eq.(11), namely

$$Q_{I} = -C_{o} \left( V_{GB} - V_{FB} - \psi_{s} - \gamma \sqrt{\psi_{s}} \right)$$
(17)

Taking into account the drift and diffusion currents, the drain current is then

$$I_{D}L = \mu_{n}W \int_{\psi_{so}}^{\psi_{sL}} (-Q_{I})d\psi_{s} + \mu_{n}W\phi_{t} \int_{Q_{Io}}^{Q_{IL}} dQ_{I}$$
(18)

Where the first term is the drift current and the second term is the diffusion current.

Using Eq.(17) the integration of Eq.(18) yields the drain current

$${}^{I_{D}}_{=} \frac{W}{L} C_{0} [(V_{GB} - V_{FB})(\psi_{sL} - \psi_{s0}) - \frac{1}{2}(\psi_{sL}^{2} - \psi_{s0}^{2}) \frac{2}{3}\gamma(\psi_{sL}^{2/3} - \psi_{s0}^{2/3})] \\ = + \mu_{n} \frac{W}{L} C_{0} \phi_{t} [(\psi_{sL} - \psi_{s0}) + \gamma(\psi_{sL}^{1/2} - \psi_{s0}^{1/2})]$$
(19)

CS - 7 - 7

where

$$\psi_{so} = V_{GB} - V_{FB} - \gamma [\psi_{so} + \varphi_t e^{(\psi_{so} - 2\varphi_f - V_{SB})/\varphi_t}]$$
(20)

and

$$\psi_{sL} = V_{GB} - V_{FB} - \gamma [\psi_{sL} + \varphi_t e^{(\psi_{sL} - 2\varphi_f - V_{DB})/\varphi_t}]$$
(21)

As the surface potential is the sum of  $\phi_{si}$  and the appropriate bias

$$\begin{split} \psi_{so} &= \phi_{si} + V_{SB} \\ \psi_{sL} &= \phi_{si} + V_{DB} \\ V_{GB} &= V_{GS} + V_{SB} \\ V_{DB} &= V_{DS} + V_{SB} \end{split}$$

Where

The drain current is then

 $I_D =$ 

$$\mu_{n} \frac{W}{L} C_{o} [(V_{GS} - V_{FB} - \varphi_{si})V_{DS} - \frac{1}{2}V_{DS}^{2} - \frac{2}{3}\gamma \{(\varphi_{si} + V_{SB} + V_{Ds})^{3/2} - (\varphi_{si} + V_{SB})^{3/2}\}] + \mu_{n} W C_{o} \varphi_{t} [V_{DS} + \gamma (\varphi_{si} + V_{SB} + V_{DS})^{1/2} - (\varphi_{si} + V_{SB})^{1/2}]$$

#### **Results and Conclusions**

The model has been applied to MOSFET with the following parameters: Gate oxide thickness  $t_{ox} = 250A$ Flat band voltage  $V_{FB} = -0.85$  V Low field mobility  $\mu_n = 870$  cm<sup>2</sup>/Vs Channel doping  $5x10^{16}$  cm<sup>-3</sup> Channel length L = 0.25 µm Channel width W = 1µm

Fig.2 shows the I-V characteristic of the modeled MOSFET.

In conclusion, the idea of this model is to provide a quick and reliable tool for deep-submicron technology development and a circuit models. The model is also considered as a starting solution for two-dimensional numerical simulation.

#### **REFERENCES**

[1] Moon, B.-J., Park, C.-K., Lee, K. and Shur, M. "New Short-Channel n-MOSFET Current-Voltage Model in Strong Inversion and Unified Parameter Extraction Method", IEEE trans. Electron Devices, V. 38, N. 3, pp.592-599,1991.

[2] Joarder, K., Gullapalli, K. K., AcAndrew, C. C., Burnham, M. E. and Wild, A. "An Improved MOSFET Model for circuit Simulation", IEEE trrans. Elecron Devices, V. 45, N. 1, pp. 134-148, 1998.

[3] Zhou, X. and Lim, K. Y. "A novel Approach to Compact I-V Modeling for Deep-Submicron MOSFET's Technology Development and Circuit Simulation", Proc. ISDRS-99, pp.423-426, 1999.

[4] Abebe, H., Cumberbatch, E., Tyree, V. and Morris, H. "MOSFET Device Modeling Using the Methods of Asymptotic Analysis." Internet Journal Electronic Letters.com, N. 1/5/2003, 2003.

[5] Yang, E. S. "Microelectronic Devices", McGraw Hill, 1987.

CS - 7 - 8

(22)



Fig.1 The modeled I – V characteristic of MOSFET.